# Final Review

Logic Design – BBM231

#### **QUESTION**

For the circuit given below, at the beginning the clock signal is at 0 level and  $y_1=0$ ,  $y_2=0$ . MSB: most significant bit. LSB: least significant bit. A rise of the clock signal to 1 level and a subsequent fall back to 0 level together constitute a **pulse**. Fill the rest of the table below for  $y_1$ ,  $y_2$  (which can be 0 or 1) and Z output (which can be one of the given 8 letters).

|                     | У1 | У2 | Z |
|---------------------|----|----|---|
| At the beginning    | 0  | 0  |   |
| After the 1st pulse |    |    |   |
| After the 2nd pulse |    |    |   |
| After the 3rd pulse |    |    |   |
| After the 4th pulse |    |    |   |



For the circuit given below, at the beginning the clock signal is at 0 level and  $y_1=0$ ,  $y_2=0$ . MSB: most significant bit. LSB: least significant bit. A rise of the clock signal to 1 level and a subsequent fall back to 0 level together constitute a **pulse**. Fill the rest of the table below for  $y_1$ ,  $y_2$  (which can be 0 or 1) and Z output (which can be one of the given 8 letters).

|                     | У1 | У2 | Z |
|---------------------|----|----|---|
| At the beginning    | 0  | 0  | b |
| After the 1st pulse | 1  | 0  | С |
| After the 2nd pulse | 0  | 1  | f |
| After the 3rd pulse | 1  | 1  | g |
| After the 4th pulse | 0  | 0  | b |



### **QUESTION**

Design a one input one output circuit such that as the input is evaluated at every clock, when the input 0101 is detected, output becomes 1, otherwise it is 0. An example input-output sequence is given below.

| Input (x)  | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 |
|------------|---|---|---|---|---|---|---|---|---|
| Output (z) | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 |

In other words, design a Mealy type sequential circuit that detects the sequence 0101 using D-type flip flops and logic gates. Your circuit can have a maximum of 2 D-type flip flops.

- Draw the state diagram of the circuit
- Derive the complete state table from the state diagram
- •Using Karnaugh-maps, find the most simplified Boolean expressions for flip-flop outputs and the circuit output
- Draw the complete circuit

Design a one input one output circuit such that as the input is evaluated at every clock, when the input 0101 is detected, output becomes 1, otherwise it is 0. An example input-output sequence is given below.

| Input (x)  | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 |
|------------|---|---|---|---|---|---|---|---|---|
| Output (z) | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 |

In other words, design a Mealy type sequential circuit that detects the sequence 0101 using D-type flip flops and logic gates. Your circuit can have a maximum of 2 D-type flip flops.

• Draw the state diagram of the circuit





Design a one input one output circuit such that as the input is evaluated at every clock, when the input 0101 is detected, output becomes 1, otherwise it is 0. An example input-output sequence is given below.

| Input (x)  | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 |
|------------|---|---|---|---|---|---|---|---|---|
| Output (z) | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 |

In other words, design a Mealy type sequential circuit that detects the sequence 0101 using D-type flip flops and logic gates. Your circuit can have a maximum of 2 D-type flip flops.

• Draw the state diagram of the circuit



A: Başlangıç durumu

B: 0 gelmiş durumu

C: 01 gelmiş durumu

D: 010 gelmiş durumu

- 4 different states requires 2 D-type FFs using
  - either Binary Encoding
  - or Gray Encoding of states

One-hot Encoding requires 4 FFs

## Using Binary Encoding:

• A=00, B=01, C=10, and D=11.



| X | <b>y1</b> | y2 | <b>Y1</b> | Y2 | Z |
|---|-----------|----|-----------|----|---|
|   |           |    |           |    |   |
|   |           |    |           |    |   |
|   |           |    |           |    |   |
|   |           |    |           |    |   |
|   |           |    |           |    |   |
|   |           |    |           |    |   |

## Using Binary Encoding:

• A=00, B=01, C=10, and D=11.



| X | y1 | y2 | <b>Y1</b> | <b>Y2</b> | Z |
|---|----|----|-----------|-----------|---|
|   |    |    |           |           |   |
| 0 | 0  | 0  | 0         | 1         | 0 |
| 0 | 0  | 1  | 0         | 1         | 0 |
| 0 | 1  | 0  | 1         | 1         | 0 |
| 0 | 1  | 1  | 0         | 1         | 0 |
| 1 | 0  | 0  | 0         | 0         | 0 |
| 1 | 0  | 1  | 1         | 0         | 0 |
| 1 | 1  | 0  | 0         | 0         | 0 |
| 1 | 1  | 1  | 1         | 0         | 1 |

- Binary Encoding:
- A=00, B=01, C=10, and D=11.

| X | <b>y1</b> | y2 | <b>Y1</b> | <b>Y2</b> | Z |
|---|-----------|----|-----------|-----------|---|
| 0 | 0         | 0  | 0         | 1         | 0 |
| 0 | 0         | 1  | 0         | 1         | 0 |
| 0 | 1         | 0  | 1         | 1         | 0 |
| 0 | 1         | 1  | 0         | 1         | 0 |
| 1 | 0         | 0  | 0         | 0         | 0 |
| 1 | 0         | 1  | 1         | 0         | 0 |
| 1 | 1         | 0  | 0         | 0         | 0 |
| 1 | 1         | 1  | 1         | 0         | 1 |

$$Z = xy1y2$$
  
 $Y1 = xy2 + x'y1y2'$   
 $Y2 = x'$ 

- Gray Encoding:
- A=00, B=01, C=11, and D=10

| X | <b>y1</b> | y2 | <b>Y1</b> | <b>Y2</b> | Z |
|---|-----------|----|-----------|-----------|---|
| 0 | 0         | 0  | 0         | 0         | 1 |
| 0 | 0         | 0  | 1         | 0         | 1 |
| 0 | 0         | 1  | 0         | 0         | 1 |
| 0 | 0         | 1  | 1         | 1         | 0 |
| 1 | 1         | 0  | 0         | 0         | 0 |
| 1 | 1         | 0  | 1         | 1         | 1 |
| 1 | 1         | 1  | 0         | 1         | 1 |
| 1 | 1         | 1  | 1         | 0         | 0 |

- Gray Encoding:
- A=00, B=01, C=11, and D=10

| X | <b>y1</b> | y2 | <b>Y1</b> | Y2 | Z |
|---|-----------|----|-----------|----|---|
| 0 | 0         | 0  | 0         | 0  | 1 |
| 0 | 0         | 0  | 1         | 0  | 1 |
| 0 | 0         | 1  | 0         | 0  | 1 |
| 0 | 0         | 1  | 1         | 1  | 0 |
| 1 | 1         | 0  | 0         | 0  | 0 |
| 1 | 1         | 0  | 1         | 1  | 1 |
| 1 | 1         | 1  | 0         | 1  | 1 |
| 1 | 1         | 1  | 1         | 0  | 0 |



- Gray Encoding:
- A=00, B=01, C=11, and D=10

| y <sub>1</sub> y                                                                                                                                                                                                                                                                                                                                                                                                | 00 | 01 | 11 | 10 | y <sub>1</sub> y <sub>1</sub> | 00 | 01 | 11 | 10 | $\mathbf{x}^{\mathbf{y}_{1}\mathbf{y}_{2}}$ | 00 | 01 | 11 | 10 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|----|-------------------------------|----|----|----|----|---------------------------------------------|----|----|----|----|
| 0                                                                                                                                                                                                                                                                                                                                                                                                               |    |    | 1  |    | 0                             | 1  | 1  |    | 1  | 0                                           |    |    |    |    |
| 1                                                                                                                                                                                                                                                                                                                                                                                                               |    | 1  |    | 1  | 1                             |    | 1  |    | 1  | 1                                           |    |    |    | 1  |
| $\mathbf{D}_{1} = \mathbf{Y}_{1} = \mathbf{x} \mathbf{y}_{1} \mathbf{y}_{2} + \mathbf{x} \mathbf{y}_{1} \mathbf{y}_{2} + \mathbf{x} \mathbf{y}_{1} \mathbf{y}_{2}^{\prime} \qquad \mathbf{D}_{2} = \mathbf{Y}_{2} = \mathbf{x} \mathbf{y}_{1}^{\prime} + \mathbf{y}_{1}^{\prime} \mathbf{y}_{2} + \mathbf{y}_{1} \mathbf{y}_{2}^{\prime} \qquad \mathbf{Z} = \mathbf{x} \mathbf{y}_{1} \mathbf{y}_{2}^{\prime}$ |    |    |    |    |                               |    |    |    | 2  |                                             |    |    |    |    |

| X | <b>y1</b> | y2 | <b>Y1</b> | Y2 | Z |
|---|-----------|----|-----------|----|---|
| 0 | 0         | 0  | 0         | 0  | 1 |
| 0 | 0         | 0  | 1         | 0  | 1 |
| 0 | 0         | 1  | 0         | 0  | 1 |
| 0 | 0         | 1  | 1         | 1  | 0 |
| 1 | 1         | 0  | 0         | 0  | 0 |
| 1 | 1         | 0  | 1         | 1  | 1 |
| 1 | 1         | 1  | 0         | 1  | 1 |
| 1 | 1         | 1  | 1         | 0  | 0 |



5.2 Construct a JK flip-flop using a D flip-flop, a two-to-one-line multiplexer, and an inverter.

5.2 Construct a JK flip-flop using a D flip-flop, a two-to-one-line multiplexer, and an inverter.



Explain the differences among a truth table, a state table, a characteristic table, and an excitation table. Also, explain the difference among a Boolean equation, a state equation, a characteristic equation, and a flip-flop input equation.

Explain the differences among a truth table, a state table, a characteristic table, and an excitation table. Also, explain the difference among a Boolean equation, a state equation, a characteristic equation, and a flip-flop input equation.

The truth table describes a combinational circuit.

The state table describes a sequential circuit.

The characteristic table describes the operation of a flip-flop.

The excitation table gives the values of flip-flop inputs for a given state transition.

The four equations correspond to the algebraic expression of the four tables.

$$A(t + 1) = xy' + xB$$
$$B(t + 1) = xA + xB'$$
$$z = A$$

(a) Draw the logic diagram of the circuit.

- (b) List the state table for the sequential circuit.
- (c) Draw the corresponding state diagram.

$$A(t + 1) = xy' + xB$$
$$B(t + 1) = xA + xB'$$
$$z = A$$

(a) Draw the logic diagram of the circuit.

- (b) List the state table for the sequential circuit.
- (c) Draw the corresponding state diagram.



$$A(t + 1) = xy' + xB$$
$$B(t + 1) = xA + xB'$$
$$z = A$$

(a) Draw the logic diagram of the circuit.

- (b) List the state table for the sequential circuit.
- (c) Draw the corresponding state diagram.

| (b) | Present          | state | Innute | Simdur | Next             | state            | Output                |
|-----|------------------|-------|--------|--------|------------------|------------------|-----------------------|
|     | $\boldsymbol{A}$ | В     | x      | y      | $\boldsymbol{A}$ | $\boldsymbol{B}$ | =                     |
|     | $\frac{A}{0}$    | 0     | 0      | 0      | 0                | 0                | 0<br>0<br>0<br>0<br>0 |
|     | 0                | 0     | 0      | 1      | 0                | 0                | 0                     |
|     | 0                | 0     | 1      | 0      | 1                | 1                | 0                     |
|     | 0                | 0     | 1      | 1      | 0                | 1                | 0                     |
|     | 0<br>0<br>0<br>0 | 1     | 0      | 0      | 0                | 0                | 0                     |
|     | 0                | 1     | 0      | 1      | 0                | 0                | 0                     |
|     | 0                | 1     | 1      | 0      | 1                | 0                | 0                     |
|     | 0                | 1     | 1      | 1      | 1                | 0                | 0 0 1                 |
|     | 1                | 0     | 0      | 0      | 0                | 0                |                       |
|     | 1                | 0     | 0      | 1      | 0                | 0                | 1                     |
|     | 1                | 0     | 1      | 0      | 1                | 1                | 1                     |
|     | 1                | 0     | 1      | 1      | 1                | 1                | 1                     |
|     | 1                | 1     | 0      | 0      | 0                | 0                | 1                     |
|     | 1                | 1     | 0      | 1      | 0                | 0                | 1                     |
|     | 1                | 1     | 1      | 0      | 1                | 1                | 1                     |
|     | 1                | 1     | 1      | 1      | 1                | 1                | 1                     |

$$A(t + 1) = xy' + xB$$
$$B(t + 1) = xA + xB'$$
$$z = A$$

(a) Draw the logic diagram of the circuit.

- (b) List the state table for the sequential circuit.
- (c) Draw the corresponding state diagram.

| (b) | Present          | state            | Innuts | candur. | Next             | state            | Output                                    |
|-----|------------------|------------------|--------|---------|------------------|------------------|-------------------------------------------|
|     | $\boldsymbol{A}$ | $\boldsymbol{B}$ | x      | y       | $\boldsymbol{A}$ | $\boldsymbol{B}$ | =                                         |
|     | $\frac{A}{0}$    | 0                | 0      | 0       | 0                | 0                | 2<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 |
|     | 0                | 0                | 0      | 1       | 0                | 0                | 0                                         |
|     |                  | 0                | 1      | 0       | 1                | 1                | 0                                         |
|     | 0                | 0                | 1      | 1       | 0                | 1                | 0                                         |
|     |                  | 1                | 0      | 0       | 0                | 0                | 0                                         |
|     | 0                | 1                | 0      | 1       | 0                | 0                | 0                                         |
|     | 0                | 1                | 1      | 0       | 1                | 0                | 0                                         |
|     | 0                | 1                | 1      | 1       | 1                | 0                | 0                                         |
|     | $\frac{0}{1}$    | 0                | 0      | 0       | 0                | 0                | 1                                         |
|     |                  | 0                | 0      | 1       |                  | 0                | 1<br>1                                    |
|     | 1                | 0                | 1      | 0       | 1                | 1                |                                           |
|     | 1                | 0                | 1      | 1       | 1                | 1                | 1                                         |
|     | 1                | 1                | 0      | 0       | 0                | 0                | 1                                         |
|     | 1                | 1                | 0      | 1       | 0                | 0                | 1<br>1<br>1                               |
|     | 1                | 1                | 1      | 0       | 1                | 1                | 1                                         |
|     | 1                | 1                | 1      | 1       | 1                | 1                | 1                                         |



7\* A sequential circuit has one flip-flop Q, two inputs x and y, and one output S. It consists of a full-adder circuit connected to a D flip-flop, as shown in Fig. P5.7. Derive the state table and state diagram of the sequential circuit.



FIGURE P5.7

**5.7\*** A sequential circuit has one flip-flop Q, two inputs x and y, and one output S. It consists of a full-adder circuit connected to a D flip-flop, as shown in Fig. P5.7. Derive the state table and state diagram of the sequential circuit.



| Present state                             | Inputs                                            | Next<br>state         | 0 I I 0 O |
|-------------------------------------------|---------------------------------------------------|-----------------------|-----------|
| Q                                         | x $y$                                             | Q                     | S         |
| Q<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>1 |                                                   | Q<br>0<br>0<br>0<br>1 | 0         |
| 0                                         | 0 0<br>0 1<br>1 0<br>1 1<br>0 0<br>0 1<br>1 0     | 0                     | 1         |
| 0                                         | 1 0                                               | 0                     | 1         |
| 0                                         | 1 1                                               |                       | 0         |
| 1                                         | 0 0                                               | 0<br>1<br>1           | 1         |
| 1                                         | 0 1                                               | 1                     | 0         |
| 1                                         | $ \begin{array}{ccc} 0 & 1 \\ 1 & 0 \end{array} $ | 1                     | 0         |
| 1                                         | 1 1                                               | 1                     | 1         |



$$S = x \oplus y \oplus Q$$
$$Q(t+1) = xy + xQ + yQ$$

Derive the state table and the state diagram of the sequential circuit shown in Fig. P5.8. Explain the function that the circuit performs. (HDL—see Problem 5.36.)



FIGURE P5.8

**8**\* Derive the state table and the state diagram of the sequential circuit shown in Fig. P5.8. Explain the function that the circuit performs. (HDL—see Problem 5.36.)

| Present | B state   | y Next | B state | $FF$ $Inputs$ $T_A \ T_B$ |
|---------|-----------|--------|---------|---------------------------|
| 0       | 0         | 0      | 1       | 0 1                       |
| 0       | 1         | 1      | 0       | 1 1                       |
| 1       | 0         | 0      | 0       | 1 0                       |
| 1       | 1         | 0      | 0       | 1 1                       |
|         | $T_A T_B$ |        |         | + B<br>+ B                |



FIGURE P5.8

Derive the state table and the state diagram of the sequential circuit shown in Fig. P5.8. Explain the function that the circuit performs. (HDL—see Problem 5.36.)

A counter with a repeated sequence of 00, 01, 10.

| Present          | state       | Next             | state            | FF<br>Inputs |
|------------------|-------------|------------------|------------------|--------------|
| $\boldsymbol{A}$ | В           | $\boldsymbol{A}$ | $\boldsymbol{B}$ | $T_A T_B$    |
| 0                | 0           | 0                | 1                | 0 1          |
| 0                | 1           | 1                | 0                | 1 1          |
| 1                | 0           | 0                | 0                | 1 0          |
| 1                | 1           | 0                | 0                | 1 1          |
|                  | $T_A$ $T_B$ | =                |                  | + B<br>+ B   |

Repeated sequence: 
$$00 \rightarrow 01 \rightarrow 10 \rightarrow 10$$





FIGURE P5.8

A sequential circuit has two JK flip-flops A and B and one input x. The circuit is described by the following flip-flop input equations:

$$J_A = x$$
  $K_A = B$   
 $J_B = x$   $K_B = A'$ 

- (a) Derive the state equations A(t + 1) and B(t + 1) by substituting the input equations for the J and K variables.
- (b) Draw the state diagram of the circuit.

A sequential circuit has two JK flip-flops A and B and one input x. The circuit is described by the following flip-flop input equations:

$$J_A = x$$
  $K_A = B$   
 $J_B = x$   $K_B = A'$ 

- (a) Derive the state equations A(t + 1) and B(t + 1) by substituting the input equations for the J and K variables.
- (b) Draw the state diagram of the circuit.

$$J_A = x$$
  $K_A = B$   
 $J_B = x$   $K_B = A'$ 

$$A(t+1) = J_A A' + K_A' A = x A' + B' A$$

$$B(t+1) = J_B B' + K_B' B = x B' + A B$$

$$x \quad A \quad B \quad x A' + B' A \quad x B' + A B$$

$$0 \quad 0 \quad 0 \quad 0$$

$$0 \quad 0 \quad 1 \quad 0 \quad 0$$

$$0 \quad 1 \quad 0 \quad 1 \quad 0$$

$$0 \quad 1 \quad 1 \quad 0$$

$$1 \quad 1 \quad 0 \quad 1$$

$$1 \quad 0 \quad 1 \quad 1$$

A sequential circuit has two JK flip-flops A and B and one input x. The circuit is described by the following flip-flop input equations:

$$J_A = x$$
  $K_A = B$   
 $J_B = x$   $K_B = A'$ 

- (a) Derive the state equations A(t + 1) and B(t + 1) by substituting the input equations for the J and K variables.
- (b) Draw the state diagram of the circuit.





**5.10** A sequential circuit has two JK flip-flops A and B, two inputs x and y, and one output z. The flip-flop input equations and circuit output equation are

$$J_A = Bx + B'y'$$
  $K_A = B'xy'$   
 $J_B = A'x$   $K_B = A + xy'$   
 $z = Ax'y' + Bx'y'$ 

- (a) Draw the logic diagram of the circuit.
- (b) Tabulate the state table.
- (c) Derive the state equations for A and B.

5.10 A sequential circuit has two JK flip-flops A and B, two inputs x and y, and one output z. The flip-flop input equations and circuit output equation are

$$J_A = Bx + B'y'$$
  $K_A = B'xy'$   
 $J_B = A'x$   $K_B = A + xy'$   
 $z = Ax'y' + Bx'y'$ 

- (a) Draw the logic diagram of the circuit.
- (b) Tabulate the state table.
- (c) Derive the state equations for A and B.

**(b)** 

| Present | B state | x | sındu <sub>y</sub> | A Next | B state | N Output | _ | outs | $J_A$ | $J_B$ |
|---------|---------|---|--------------------|--------|---------|----------|---|------|-------|-------|
| 0       | 0       | 0 | 0                  | 1      | 0       | 0        | 1 | 0    | 0     | 0     |
| 0       | 0       | 0 | 1                  | 0      | 0       | 0        | 0 | 0    | 0     | 0     |
| 0       | 0       | 1 | 0                  | 1      | 1       | 0        | 1 | 1    | 1     | 1     |
| 0       | 0       | 1 | 1                  | 0      | 1       | 0        | 0 | 0    | 1     | 0     |
| 0       | 1       | 0 | 0                  | 0      | 1       | 1        | 0 | 0    | 0     | 0     |
| 0       | 1       | 0 | 1                  | 0      | 1       | 0        | 0 | 0    | 0     | 0     |
| 0       | 1       | 1 | 0                  | 1      | 0       | 0        | 1 | 0    | 1     | 0     |
| 0       | 1       | 1 | 1                  | 1      | 1       | 0        | 1 | 0    | 1     | 0     |
| 1       | 0       | 0 | 0                  | 1      | 0       | 0        | 1 | 0    | 0     | 1     |
| 1       | 0       | 0 | 1                  | 1      | 0       | 0        | 0 | 0    | 0     | 1     |
| 1       | 0       | 1 | 0                  | 0      | 0       | 0        | 1 | 1    | 0     | 1     |
| 1       | 0       | 1 | 1                  | 1      | 0       | 0        | 0 | 0    | 0     | 1     |
| 1       | 1       | 0 | 0                  | 1      | 0       | 1        | 0 | 0    | 0     | 1     |
| 1       | 1       | 0 | 1                  | 1      | 0       | 0        | 0 | 0    | 0     | 1     |
| 1       | 1       | 1 | 0                  | 1      | 0       | 0        | 1 | 0    | 0     | 1     |
| 1       | 1       | 1 | 1                  | 1      | 0       | 1        | 1 | 0    | 0     | 1     |

A sequential circuit has two JK flip-flops A and B, two inputs x and y, and one output z. The flip-flop input equations and circuit output equation are

$$J_A = Bx + B'y'$$
  $K_A = B'xy'$   
 $J_B = A'x$   $K_B = A + xy'$   
 $z = Ax'y' + Bx'y'$ 

- (a) Draw the logic diagram of the circuit.
- (b) Tabulate the state table.
- (c) Derive the state equations for A and B.



| <b>(b)</b> |           |         |   |          |                        |         |          |   | E |                        |   |         |
|------------|-----------|---------|---|----------|------------------------|---------|----------|---|---|------------------------|---|---------|
|            | A Present | B state | x | sınduı y | <br>$\frac{1}{A}$ Next | B state | N Output | • |   | outs<br>K <sub>A</sub> |   | $J_{B}$ |
|            | 0         | 0       | 0 | 0        | 1                      | 0       | 0        |   | 1 | 0                      | 0 | 0       |
|            | 0         | 0       | 0 | 1        | 0                      | 0       | 0        |   | 0 | 0                      | 0 | 0       |
|            | 0         | 0       | 1 | 0        | 1                      | 1       | 0        |   | 1 | 1                      | 1 | 1       |
|            | 0         | 0       | 1 | 1        | 0                      | 1       | 0        |   | 0 | 0                      | 1 | 0       |
|            | 0         | 1       | 0 | 0        | 0                      | 1       | 1        |   | 0 | 0                      | 0 | 0       |
|            | 0         | 1       | 0 | 1        | 0                      | 1       | 0        |   | 0 | 0                      | 0 | 0       |
|            | 0         | 1       | 1 | 0        | 1                      | 0       | 0        |   | 1 | 0                      | 1 | 0       |
|            | 0         | 1       | 1 | 1        | 1                      | 1       | 0        |   | 1 | 0                      | 1 | 0       |
|            | 1         | 0       | 0 | 0        | 1                      | 0       | 0        |   | 1 | 0                      | 0 | 1       |
|            | 1         | 0       | 0 | 1        | 1                      | 0       | 0        |   | 0 | 0                      | 0 | 1       |
|            | 1         | 0       | 1 | 0        | 0                      | 0       | 0        |   | 1 | 1                      | 0 | 1       |
|            | 1         | 0       | 1 | 1        | 1                      | 0       | 0        |   | 0 | 0                      | 0 | 1       |
|            | 1         | 1       | 0 | 0        | 1                      | 0       | 1        |   | 0 | 0                      | 0 | 1       |
|            | 1         | 1       | 0 | 1        | 1                      | 0       | 0        |   | 0 | 0                      | 0 | 1       |
|            | 1         | 1       | 1 | 0        | 1                      | 0       | 0        |   | 1 | 0                      | 0 | 1       |
|            | 1         | 1       | 1 | 1        | 1                      | 0       | 1        |   | 1 | 0                      | 0 | 1       |

- **5.11** For the circuit described by the state diagram of Fig. 5.16,
  - (a)\* Determine the state transitions and output sequence that will be generated when an input sequence of 010110111011110 is applied to the circuit and it is initially in the state 00.
  - (b) Find all of the equivalent states in Fig. 5.16 and draw a simpler, but equivalent, state diagram.



**FIGURE 5.16** 

- **5.11** For the circuit described by the state diagram of Fig. 5.16,
  - (a)\* Determine the state transitions and output sequence that will be generated when an input sequence of 010110111011110 is applied to the circuit and it is initially in the state 00.
  - (b) Find all of the equivalent states in Fig. 5.16 and draw a simpler, but equivalent, state diagram.



(b)
State labels: a: 00, b: 10, c: 11, d: 01
c is equivalent to b
d is equivalent to c





**FIGURE 5.16** 

- **5.11** For the circuit described by the state diagram of Fig. 5.16,
  - (a)\* Determine the state transitions and output sequence that will be generated when an input sequence of 010110111011110 is applied to the circuit and it is initially in the state 00.
  - (b) Find all of the equivalent states in Fig. 5.16 and draw a simpler, but equivalent, state diagram.
  - (c) Using D flip-flops, design the equivalent machine (including its logic diagram) described by the state diagram in (b).



**FIGURE 5.16** 

- For the circuit described by the state diagram of Fig. 5.16,
  - (a)\* Determine the state transitions and output sequence that will be generated when an input sequence of 010110111011110 is applied to the circuit and it is initially in the state 00.
  - Find all of the equivalent states in Fig. 5.16 and draw a simpler, but equivalent, state diagram.
  - Using D flip-flops, design the equivalent machine (including its logic diagram) described by the state diagram in (b).



**FIGURE 5.16** 

(c)

| input | state | next st | output |
|-------|-------|---------|--------|
| 0     | 0     | 0       | 0      |
| 1     | 0     | 1       | 0      |
| 0     | 1     | 0       | 0      |
| 1     | 1     | 1       | 1      |

State machine: D-flop with direct input of the input to the original machine; output logic: y = (!input) && (state == b)

### **5.12** For the following state table

|               | Next State |       | Out   | tput         |
|---------------|------------|-------|-------|--------------|
| Present State | x = 0      | x = 1 | x = 0 | <i>x</i> = 1 |
| а             | f          | b     | 0     | 0            |
| b             | d          | c     | 0     | 0            |
| c             | f          | e     | 0     | 0            |
| d             | g          | a     | 1     | 0            |
| e             | d          | c     | 0     | 0            |
| f             | f          | b     | 1     | 1            |
| g             | g          | h     | 0     | 1            |
| h             | g          | а     | 1     | 0            |

- (a) Draw the corresponding state diagram.
- (b)\* Tabulate the reduced state table.
- (c) Draw the state diagram corresponding to the reduced state table.

#### **5.12** For the following state table

|               | Next  | State | Output |              |  |
|---------------|-------|-------|--------|--------------|--|
| Present State | x = 0 | x = 1 | x = 0  | <i>x</i> = 1 |  |
| a             | f     | b     | 0      | 0            |  |
| b             | d     | c     | 0      | 0            |  |
| c             | f     | e     | 0      | 0            |  |
| d             | g     | a     | 1      | 0            |  |
| e             | d     | c     | 0      | 0            |  |
| f             | f     | b     | 1      | 1            |  |
| g             | g     | h     | 0      | 1            |  |
| h             | g     | a     | 1      | 0            |  |

- (a) Draw the corresponding state diagram.
- (b)\* Tabulate the reduced state table.
- (c) Draw the state diagram corresponding to the reduced state table.

| Present | Next state | Output |
|---------|------------|--------|
| state   | 0 1        | 0 1    |
| а       | f $b$      | 0 0    |
| b       | d a        | 0 0    |
| d       | g a        | 1 0    |
| f       | f $b$      | 1 1    |
| g       | g d        | 0 1    |

**5.18\*** Design a sequential circuit with two JK flip-flops A and B and two inputs E and F. If E = 0, the circuit remains in the same state regardless of the value of F. When E = 1 and F = 1, the circuit goes through the state transitions from 00 to 01, to 10, to 11, back to 00, and repeats. When E = 1 and F = 0, the circuit goes through the state transitions from 00 to 11, to 10, to 01, back to 00, and repeats.

**5.18\*** Design a sequential circuit with two JK flip-flops A and B and two inputs E and F. If E = 0, the circuit remains in the same state regardless of the value of F. When E = 1 and F = 1, the circuit goes through the state transitions from 00 to 01, to 10, to 11, back to 00, and repeats. When E = 1 and F = 0, the circuit goes through the state transitions from 00 to 11, to 10, to 01, back to 00, and repeats.

| Q(t)Q(t+1) |     |     |     |     |
|------------|-----|-----|-----|-----|
| J,K        | 0,X | 1,X | Х,0 | X,1 |

| Present<br>state | Input | Next<br>state | Flip-flop inputs  |
|------------------|-------|---------------|-------------------|
| AB               | x     | AB            | $J_A K_A J_B K_B$ |
| 0 0              | 0 1   | 0 0           |                   |
| 00               | 0 1   | 00            |                   |
| 0 0              | 10    | 11            |                   |
| 0 0              | 11    | 01            |                   |
| 0 1              | 00    | 01            |                   |
| 0 1              | 01    | 01            |                   |
| 0 1              | 10    | 01            |                   |
| 0 1              | 11    | 10            |                   |
| 10               | 00    | 10            |                   |
| 10               | 0 1   | 10            |                   |
| 10               | 10    | 01            |                   |
| 10               | 11    | 11            |                   |
| 1 1              | 00    | 11            |                   |
| 11               | 01    | 11            |                   |
| 11               | 10    | 11            |                   |
| 1 1              | 11    | 11            |                   |

**5.18\*** Design a sequential circuit with two JK flip-flops A and B and two inputs E and F. If E = 0, the circuit remains in the same state regardless of the value of F. When E = 1 and F = 1, the circuit goes through the state transitions from 00 to 01, to 10, to 11, back to 00, and repeats. When E = 1 and F = 0, the circuit goes through the state transitions from 00 to 11, to 10, to 01, back to 00, and repeats.

| Q(t)Q(t+1) | 00  | 01  | 11  | 10  |
|------------|-----|-----|-----|-----|
| J,K        | 0,X | 1,X | X,0 | X,1 |

| Present | Tananast         | Next  | Elin flo         | it-              |
|---------|------------------|-------|------------------|------------------|
| state   | Input            | state |                  | p inputs         |
| AB      | $\boldsymbol{x}$ | AB    | $J_A K_A$        | $J_{B} K_{B}$    |
| 0 0     | 0 1              | 0 0   | 0 x              | 0 x              |
|         |                  |       | 0                | 0                |
| 0 0     | 0 1              | 0 0   | 0 x              | 0 x              |
| 0 0     | 10               | 1 1   | 1 x              | 1 x              |
| 0 0     | 11               | 01    | 0 x              | 1 x              |
| 0 1     | 00               | 0 1   | 0 x              | $\mathbf{x} = 0$ |
| 0 1     | 0 1              | 0 1   | 0 x              | $\mathbf{x} = 0$ |
| 0 1     | 10               | 0 1   | 0 x              | x 1              |
| 0 1     | 11               | 10    | 1 x              | x 1              |
| 10      | 00               | 10    | $\mathbf{x} = 0$ | 1 0              |
| 10      | 0 1              | 10    | $\mathbf{x} = 0$ | 1 0              |
| 10      | 10               | 0 1   | x 1              | x 1              |
| 10      | 11               | 1 1   | $\mathbf{x} 0$   | x 1              |
| 1 1     | 0 0              | 1 1   | $\mathbf{x} 0$   | $\mathbf{x} = 0$ |
| 1 1     | 0 1              | 1 1   | x 0              | $\mathbf{x} = 0$ |
| 1 1     | 10               | 11    | 1 0              | x 1              |
| 1 1     | 11               | 11    | x 1              | x 1              |

**5.18\*** Design a sequential circuit with two JK flip-flops A and B and two inputs E and F. If E = 0, the circuit remains in the same state regardless of the value of F. When E = 1 and F = 1, the circuit goes through the state transitions from 00 to 01, to 10, to 11, back to 00, and repeats. When E = 1 and F = 0, the circuit goes through the state transitions from 00 to 11, to 10, to 01, back to 00, and repeats.

Binary up-down counter with enable E.

| Present |                  | Next  | Elin flo         | i                |
|---------|------------------|-------|------------------|------------------|
| state   | Input            | state |                  | p inputs         |
| AB      | $\boldsymbol{x}$ | AB    | $J_A K_A$        | $J_{B} K_{B}$    |
| 0 0     | 0 1              | 0 0   | 0 x              | 0 x              |
| 0 0     | 0 1              | 00    | 0 x              | 0 x              |
| 0 0     | 10               | 11    | 1 x              | 1 x              |
| 0 0     | 11               | 0 1   | 0 x              | 1 x              |
| 0 1     | 00               | 0 1   | 0 x              | $\mathbf{x} = 0$ |
| 0 1     | 0 1              | 01    | 0 x              | $\mathbf{x} = 0$ |
| 0 1     | 10               | 01    | 0 x              | x 1              |
| 0 1     | 11               | 10    | 1 x              | x 1              |
| 10      | 00               | 10    | $\mathbf{x} = 0$ | 1 0              |
| 10      | 0 1              | 10    | $\mathbf{x} = 0$ | 1 0              |
| 10      | 10               | 0 1   | x 1              | x 1              |
| 10      | 11               | 11    | x 0              | x 1              |
| 1 1     | 00               | 11    | x 0              | $\mathbf{x} = 0$ |
| 1 1     | 0 1              | 11    | x 0              | $\mathbf{x} = 0$ |
| 1 1     | 10               | 1 1   | 1 0              | x 1              |
| 1 1     | 1 1              | 1 1   | x 1              | x 1              |

**5.18\*** Design a sequential circuit with two JK flip-flops A and B and two inputs E and F. If E = 0, the circuit remains in the same state regardless of the value of F. When E = 1 and F = 1, the circuit goes through the state transitions from 00 to 01, to 10, to 11, back to 00, and repeats. When E = 1 and F = 0, the circuit goes through the state transitions from 00 to 11, to 10, to 01, back to 00, and repeats.





- A sequential circuit has three flip-flops A, B, C; one input x\_in; and one output y\_out. The state diagram is shown in Fig. P5.19. The circuit is to be designed by treating the unused states as don't-care conditions. Analyze the circuit obtained from the design to determine the effect of the unused states.
  - (a)\* Use D flip-flops in the design.
  - (b) Use JK flip-flops in the design.



**FIGURE P5.19** 

- A sequential circuit has three flip-flops A, B, C; one input x\_in; and one output y\_out. The state diagram is shown in Fig. P5.19. The circuit is to be designed by treating the unused states as don't-care conditions. Analyze the circuit obtained from the design to determine the effect of the unused states.
  - (a)\* Use D flip-flops in the design.
  - (b) Use JK flip-flops in the design.
    - (a) Unused states (see Fig. P5.19): 101, 110, 111.

| Present<br>state | Input            | Next<br>state | Output        |
|------------------|------------------|---------------|---------------|
| ABC              | $\boldsymbol{x}$ | ABC           | $\mathcal{Y}$ |
| 000              | 0                | 011           | 0             |
| 000              | 1                | 100           | 1             |
| 001              | 0                | 001           | 0             |
| 001              | 1                | 100           | 1             |
| 010              | 0                | 010           | 0             |
| 010              | 1                | 000           | 1             |
| 011              | 0                | 001           | 0             |
| 011              | 1                | 010           | 1             |
| 100              | 0                | 010           | 0             |
| 100              | 1                | 011           | 1             |
|                  |                  |               |               |

 $d(A, B, C, x) = \Sigma (10, 11, 12, 13, 14, 15)$ 



FIGURE P5.19

5.19 A sequential circuit has three flip-flops A, B, C; one input x\_in; and one output y\_out. The state diagram is shown in Fig. P5.19. The circuit is to be designed by treating the unused states as don't-care conditions. Analyze the circuit obtained from the design to determine the effect of the unused states.

- (a)\* Use D flip-flops in the design.
- (b) Use JK flip-flops in the design.

The machine is self-correcting, i.e., the unused states transition to known states.









FIGURE P5.19

B

- 19 A sequential circuit has three flip-flops A, B, C; one input x\_in; and one output y\_out. The state diagram is shown in Fig. P5.19. The circuit is to be designed by treating the unused states as don't-care conditions. Analyze the circuit obtained from the design to determine the effect of the unused states.
  - (a)\* Use D flip-flops in the design.
  - (b) Use JK flip-flops in the design.
    - **(b)** With JK flip=flops, the state table is the same as in (a).

| Flip-flop inputs |         |          |         |         |         |
|------------------|---------|----------|---------|---------|---------|
| $J_{_A}$         | $K_{A}$ | $J_{_B}$ | $K_{B}$ | $J_{C}$ | $K_{C}$ |
| 0                | X       | 1        | X       | 1       | X       |
| 1                | X       | 0        | X       | 0       | X       |
| 0                | X       | 0        | X       | X       | 0       |
| 1                | X       | 0        | X       | X       | 1       |
| 0                | X       | X        | 0       | 0       | X       |
| 0                | X       | X        | 1       | 0       | X       |
| 0                | X       | X        | 1       | X       | 0       |
| 0                | X       | X        | 0       | X       | 1       |
| X                | 1       | 1        | X       | 0       | X       |
| X                | 1       | 1        | X       | 1       | X       |

$$\begin{split} J_A &= B'x & K_A &= 1 \\ J_B &= A + C'x' & K_B &= C' x + Cx' \\ J_C &= Ax + A'B'x' & K_C &= x \\ y &= A'x & \\ The machine is self-correcting \\ because & K_A &= 1. \end{split}$$



FIGURE P5.19